See datasheet for actual packaging/pinout drawings

Packaging

Package | PIN:

D | 16

Temp:

M (-55 to 125)

ECO Plan:

Green (RoHS & no Sb/Br)

CD74ACT112M96


Dual Negative-Edge Triggered J-K Flip-Flops with Set and Reset

TI Store Price:

 
 
Qty.Price
1 - 9 $ 0.81
10 - 24 $ 0.68
25 - 99 $ 0.66
100 - 249 $ 0.43
250 - 499 $ 0.43
500 - 749 $ 0.40
750 - 999 $ 0.30
1000 - 9999 $ 0.23

Adjust your quantity during checkout

Texas Instruments CD74ACT112M96

The ’ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

View datasheet
View product folder
Order SummaryEdit >
Subtotal: $0.00
Shipping & Handling: -
Total (USD): $0.00