See datasheet for actual packaging/pinout drawings


Package | PIN:

PAH | 52


C (0 to 70)

ECO Plan:

Green (RoHS & no Sb/Br)


3.3V PLL CLock Driver with 1/2x, 1x and 2x Frequency Options

TI Store Price:

1 - 9 $ 20.14
10 - 24 $ 18.15
25 - 99 $ 17.39
100 - 249 $ 15.30
250 - 499 $ 14.63
500 - 749 $ 13.49
750 - 999 $ 12.16
1000 - 9999 $ 10.80

Adjust your quantity during checkout

Texas Instruments CDC2586PAH

The CDC2586 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is specifically designed for use with popular microprocessors operating at speeds from 50 MHz to 100 MHz or down to 25 MHz on outputs configured for half-frequency operation. Each output has an internal 26- series resistor that improves the signal integrity at the load. The CDC2586 operates at nominal 3.3-V VCC.

The feedback input (FBIN) synchronizes the output clocks in frequency and phase to CLKIN. One of the twelve output clocks must be fed back to FBIN for the PLL to maintain synchronization between CLKIN and the outputs. The output used as feedback is synchronized to the same frequency as CLKIN.

The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. Select inputs (SEL1, SEL0) configure up to nine Y outputs, in banks of three, to operate at one-half or double the CLKIN frequency depending on which output is fed back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty cycle at CLKIN.

Output-enable (OE\) provides output control. When OE\ is high, the outputs are in the high-impedance state. When OE\ is low, the outputs are active. TEST is used for factory testing of the device and can be used to bypass the PLL. TEST should be strapped to GND for normal operation.

Unlike many products containing PLLs, the CDC2586 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC2586 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN, as well as following any changes to the PLL reference or feedback signals. Such changes occur upon change of the select inputs, enabling of the PLL via TEST, and upon enable of all outputs via OE\.

The CDC2586 is characterized for operation from 0°C to 70°C.

View datasheet
View product folder
Order SummaryEdit >
Subtotal: $0.00
Shipping & Handling: -
Total (USD): $0.00