See datasheet for actual packaging/pinout drawings

Package | PIN:

DCU | 8

Temp:

I (-40 to 85)

ECO Plan:

Green (RoHS & no Sb/Br)

TI Store Price:

Qty.Price
1 - 9 $ 0.44
10 - 24 $ 0.39
25 - 99 $ 0.36
100 - 249 $ 0.30
250 - 499 $ 0.27
500 - 749 $ 0.21
750 - 999 $ 0.16
1000 - 9999 $ 0.14
  View datasheet for SN74AUC2G125DCUR View product folder for SN74AUC2G125DCUR

Adjust your quantity during checkout

SN74AUC2G125DCUR-Dual Bus Buffer Gate with 3-State Outputs

This dual bus buffer gate is operational at 0.8-V to 2.7-V VCC, but is designed specifically for 1.65-V to 1.95-V VCC operation.

The SN74AUC2G125 features dual line drivers with 3-state outputs. The outputs are disabled when the associated output-enable (OE) input is high.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

For more information about AUC Little Logic devices, please refer to the TI application report, Applications of Texas Instruments AUC Sub-1-V Little Logic Devices, literature number SCEA027.

View datasheet
View product folder
Order SummaryEdit >
Subtotal: $0.00
Shipping & Handling: -
Total (USD): $0.00