See datasheet for actual packaging/pinout drawings

Package | PIN:

DB | 16


Q (-40 to 125)

ECO Plan:

Green (RoHS & no Sb/Br)

TI Store Price:

1 - 9 $ 0.28
10 - 24 $ 0.25
25 - 99 $ 0.23
100 - 249 $ 0.19
250 - 499 $ 0.18
500 - 749 $ 0.14
750 - 999 $ 0.10
1000 - 9999 $ 0.09
  View datasheet for SN74LV138ATDBR View product folder for SN74LV138ATDBR

Adjust your quantity during checkout

SN74LV138ATDBR-3-Line To 8-Line Decoder/Demultiplexers

The SN74LV138AT is a 3-line to 8-line decoder/demultiplexer, designed for high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of the decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The conditions at the binary-select inputs (A, B, C) and the three enable inputs (G1, G2A, G2B) select one of eight output lines. The two active-low (G2A, G2B) and one active-high (G1) enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

This device is fully specified for partial-power-down application susing Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

View datasheet
View product folder
Order SummaryEdit >
Subtotal: $0.00
Shipping & Handling: -
Total (USD): $0.00