See datasheet for actual packaging/pinout drawings

Packaging

Package | PIN:

NS | 20

Temp:

I (-40 to 85)

ECO Plan:

Green (RoHS & no Sb/Br)

SN74LV374ATNSR


SN74LV374AT

TI Store Price:

 
 
Qty.Price
1 - 9 $ 0.43
10 - 24 $ 0.37
25 - 99 $ 0.33
100 - 249 $ 0.30
250 - 499 $ 0.26
500 - 749 $ 0.20
750 - 999 $ 0.15
1000 - 9999 $ 0.11

Adjust your quantity during checkout

Texas Instruments SN74LV374ATNSR

The SN74LV374AT is an octal edge-triggered D-type flip-flop. This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

View datasheet
View product folder
Order SummaryEdit >
Subtotal: $0.00
Shipping & Handling: -
Total (USD): $0.00