See datasheet for actual packaging/pinout drawings

Package | PIN:

ZKE | 96


C (0 to 70)

ECO Plan:

Green (RoHS & no Sb/Br)

TI Store Price:

1 - 9 $ 14.18
10 - 24 $ 13.19
25 - 99 $ 12.73
100 - 249 $ 11.12
250 - 499 $ 10.58
500 - 749 $ 9.74
750 - 999 $ 8.74
1000 - 9999 $ 8.71
  View datasheet for SN74SSTU32864ZKER View product folder for SN74SSTU32864ZKER

Adjust your quantity during checkout

SN74SSTU32864ZKER-25-Bit Configurable Registered Buffer with SSTL_18 Inputs and Outputs

This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the 1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout configuration, two devices per DIMM are required to drive 18 SDRAM loads.

All inputs are SSTL_18, except the LVCMOS reset (RESET)\ and LVCMOS control (Cn) inputs. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications.

The SN74SSTU32864 operates from a differential clock (CLK and CLK\). Data are registered at the crossing of CLK going high and CLK\ going low.

The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to 14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired to a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the A6, D6, and H6 terminals are driven low and should not be used.

The device supports low-power standby operation. When RESET\ is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET\ is low, all registers are reset and all outputs are forced low. The LVCMOS RESET\ and Cn inputs always must be held at a valid logic high or low level.

The two VREF pins (A3 and T3), are connected together internally by approximately 150 . However, it is necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin should be terminated with a VREF coupling capacitor.

The device also supports low-power active operation by monitoring both system chip select (DCS\ and CSR\) inputs and will gate the Qn outputs from changing states when both DCS\ and CSR\ inputs are high. If either DCS\ or CSR\ input is low, the Qn outputs function normally. The RESET\ input has priority over the DCS\ and CSR\ control and forces the output low. If the DCS\ control functionality is not desired, the CSR\ input can be hard-wired to ground, in which case, the setup-time requirement for DCS\ is the same as for the other D data inputs.

To ensure defined outputs from the register before a stable clock has been supplied, RESET\ must be held in the low state during power up.

View datasheet
View product folder
Order SummaryEdit >
Subtotal: $0.00
Shipping & Handling: -
Total (USD): $0.00