See datasheet for actual packaging/pinout drawings

Package | PIN:

DGG | 48


C (0 to 70)

ECO Plan:

Green (RoHS & no Sb/Br)

TI Store Price:

1 - 9 $ 5.80
10 - 24 $ 5.22
25 - 99 $ 4.88
100 - 249 $ 4.37
250 - 499 $ 4.08
500 - 749 $ 3.55
750 - 999 $ 3.07
1000 - 9999 $ 3.01
  View datasheet for SN75LVDS86ADGG View product folder for SN75LVDS86ADGG

Adjust your quantity during checkout

SN75LVDS86ADGG-FlatLink™ Receiver

The SN65LVDS86A/SN75LVDS86A FlatLink. receiver contains three serial-in 7-bit parallel-out shift registers and four low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS81, ’83, ’84, or ’85, over four balanced-pair conductors and expansion to 21 bits of single-ended low-voltage LVTTL synchronous data at a lower transfer rate.

When receiving, the high-speed LVDS data is received and loaded into registers at seven times the LVDS input clock (CLKIN) rate. The data is then unloaded to a 21-bit-wide LVTTL parallel bus at the CLKIN rate. The ’LVDS86A presents valid data on the falling edge of the output clock (CLKOUT).

The ’LVDS86A requires only four line-termination resistors for the differential inputs and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level on this signal clears all internal registers to a low level.

The SN75LVDS86A is characterized for operation over ambient free-air temperatures of 0°C to 70°C. The SN65LVDS86A is characterized for operation over the full Automotive temperature range of –40°C to 125°C.

View datasheet
View product folder
Order SummaryEdit >
Subtotal: $0.00
Shipping & Handling: -
Total (USD): $0.00