Features for the ADS54J54EVM
- Flexible input clock buffer with 1/2/4 divider to simplify clocking
- On chip dither to improve SFDR
- JESD204B data interface to simplify digital interface, compliant up to 5.0Gbps lane rates
- Supports JESD204B subclass 1 for synchronization and compatibility
- Channels A and B can be configured separately from Channels C and d for mixed mode use
- Optional e2x-decimation filter outputs sample data at ½ sample rate for improved SNR
Description for the ADS54J54EVM
The ADS54J54 EVM demonstrates the performance of a quad 500Msps 14 bit ADC with the JESD204B interface. It includes the ADS54J54 device and JESD204B clocking is provided by the LMK04828 and TI voltage regulators to provide the necessary voltages. The input for each channel of the ADC is by default connected to a transformer input circuit which can be connected to a 50 ohm single ended signal source. The clock reference input is provided via a transformer input and can be connected to a 50 ohm single ended clock source. An onboard LMK04828 can be used to generate the necessary JESD204B clocks. Register access is provided through the on board USB connection and a GUI. An industry standard JESD204B pin assignment on a FMC connector allows direct connection to the TSW14J56 Capture Card as well as many commercially available FPGA development platforms.